Misplaced Pages

BeBox

Article snapshot taken from Wikipedia with creative commons attribution-sharealike license. Give it a read and then ask your questions in the chat. We can research this topic together.

The BeBox is a discontinued personal computer from Be Inc. , running the company's operating system , later named BeOS . It has two PowerPC CPUs, its I/O board has a custom "GeekPort", and the front bezel has " Blinkenlights ".

#572427

62-699: The BeBox debuted in October 1995 with dual PowerPC 603 at 66 MHz. The processors were upgraded to 133 MHz in August 1996 (BeBox Dual603e-133). Production was halted in January 1997, following the port of BeOS to the Macintosh , for the company to concentrate on software. Be sold around 1,000 66 MHz BeBoxes and 800 133 MHz BeBoxes. Production models use two 66  MHz PowerPC 603 processors or two 133 MHz PowerPC 603e processors to power

124-523: A 0.5 μm CMOS process with four levels of interconnect. The die was 85 mm large drawing 2.2 W at 80 MHz. The 603 architecture is the direct ancestor to the PowerPC 750 architecture, marketed by Apple as the PowerPC "G3". The 603 was intended to be used for portable Apple Macintosh computers but could not run 68K emulation software with performance Apple considered adequate, due to

186-554: A IBM 9309 Rack Enclosure; this a first generation RS/6000 server running AIX. These units were configured by IBM as experimental "NSS" ("Network Switching Subsystem") routers, and used on the NSFnet T3 backbone in the early/mid-90s. Produced since 1994 until the time were the RS/6000 line was rebranded to System P. The Model N40 was a PowerPC-based laptop developed and manufactured by Tadpole Technology in conjunction with IBM. It

248-540: A L2 cache that may have a capacity of 128  MB , and more powerful branch and load/store units that had more buffers, the 620 was very powerful. The branch history table was also larger and could dispatch more instructions so that the processor can handle out-of-order execution more efficiently than the 604. The floating-point unit was also enhanced compared to the 604. With a faster fetch cycle and support for several key instructions in hardware (like sqrt) made it, combined with faster and wider data buses, more efficient than

310-685: A bridge chip). The bus later evolved into the GX bus of the POWER4 , and later GX+ and GX++ in POWER5 and POWER6 respectively. The GX bus is also used in IBM's z10 and z196 System z mainframes. The PowerPC 602 was a stripped-down version of PowerPC 603, specially made for game consoles by Motorola and IBM, introduced in February 1995. It has smaller L1 caches (4 KB instruction and 4 KB data),

372-504: A die measuring 74 mm . The 601+ design was remapped from CMOS-4s to CMOS-5x by an IBM-only team. To avoid time-to-market delays from design tool changes and commonizing fab groundrules, both the 601 and 601+ were designed with IBM EDA tools on IBM systems and were fabricated in IBM-only facilities. The PowerPC 603 was the first processor implementing the complete 32-bit PowerPC Architecture as specified. Introduced in 1994, it

434-427: A four-stage pipeline and five execution units: integer unit, floating-point unit, branch prediction unit , load/store unit and a system registry unit. It has separate 8 KB L1 caches for instructions and data and a 32/64 bit 60x memory bus, reaching up to 120 MHz at 3.8 V. The 603 core did not have hardware support for SMP . The PowerPC 603 had 1.6 million transistors and was fabricated by IBM and Motorola in

496-445: A lower energy consumption. The die was 47 mm small manufactured on a 0.25 μm CMOS process with five levels of interconnect, and drew 6 W at 250 MHz. It operated at speeds between 250 and 400 MHz and supported a memory bus up to 100 MHz. While Apple dropped the 604ev in 1998 in favor for the PowerPC 750 , IBM kept using it in entry-level models of its RS/6000 computers for several years. The PowerPC 620

558-511: A pair of 3.5 mm stereo phone jacks for microphone input and headphone output. There are also internal audio connectors: 5-pin strip for the audio CD line-level playback, and two 4-pin strips for microphone input and headphone output. The audio is produced with a 16-bit DAC stereo sound system capable of 48 kHz and 44.1 kHz. For the more unusual uses, there are three 4-pin mini-DIN infrared (IR) I/O ports. An experimental-electronic-development oriented port, backed by three fuses on

620-405: A phone number (via a modem) in case of serious failure with the machine. Early advertisements and documentation called the service processor "System Guard", (or SystemGuard ) although this name was apparently dropped later on, roughly around the same time that the simplified RS/6000 name was adopted for the computer line itself. Late in the RS/6000 cycle, the service processor was "converged" with

682-486: A single-precision floating-point unit and a scaled back branch prediction unit. It was offered at speeds ranging from 50 to 80 MHz, and drew 1.2 W at 66 MHz. It consisted of 1 million transistors and it was 50 mm large manufactured in a 0.5 μm, CMOS process with four levels of interconnect. 3DO developed the M2 game console that used two PowerPC 602, but it was never marketed. On October 21, 1996,

SECTION 10

#1732798246573

744-644: A variety of RS/6000 workstations and SMP servers from IBM and Groupe Bull . IBM was the sole manufacturer of the 601 and 601+ microprocessors in its Burlington, Vermont and East Fishkill, New York production facilities. The 601 used the IBM CMOS-4s process and the 601+ used the IBM CMOS-5x process. An extremely small number of these 601 and 601+ processors were relabeled with Motorola logos and part numbers and distributed through Motorola. These facts are somewhat obscured given there are various pictures of

806-476: A variety of design flaws, some of them severe, related to other aspects of the computers' design, including networking performance and stability, bus problems (width, speed, contention, and complexity), ROM bugs, and hard disk performance. None of the problems of the 5200 line, aside from 68K emulation performance, were inherently due to the 603. Rather, the processor was retrofitted to be used with 68K motherboards and other obsolete parts. The site Low End Mac rates

868-451: A wide range of expansion options — all at an extremely aggressive price that is well below that of any competitive offering." BeBox creator Jean-Louis Gassée did not see the BeBox as a general consumer device, warning that "Before we let you use the BeBox, we believe you must have some aptitude toward programming – the standard language is C++ ." As of 1993, prototypes (at

930-405: Is a 32- or 64-bit 60x bus that operates at clock rates up to 50 MHz. The PowerPC 604 contains 3.6 million transistors and was fabricated by IBM and Motorola with a 0.5 μm CMOS process with four levels of interconnect. The die measured 12.4 mm by 15.8 mm (196 mm ) and drew 14-17 W at 133 MHz. It operated at speeds between 100 and 180 MHz. The PowerPC 604e

992-605: Is sometimes called PowerPC 603ev . The 603e and 603ev have 2.6 million transistors each and are 98 mm and 78 mm large respectively. The 603ev draws a maximum of 6 W at 300 MHz. The PowerPC 603e was the first mainstream desktop processor to reach 300 MHz, as used in the Power Macintosh 6500 . The 603e was also used in accelerator cards from Phase5 for the Amiga line of computers, with CPUs ranging in speeds from 160 to 240 MHz. The PowerPC 603e

1054-536: Is still sold today by IBM and Freescale, and others like Atmel and Honeywell who makes the radiation hardened variant RHPPC . The PowerPC 603e was also the heart of the BeBox from Be Inc. The BeBox is notable since it is a multiprocessing system, something the 603 wasn't designed for. IBM also used PowerPC 603e processors in the IBM ThinkPad 800 series . In certain digital oscilloscope series, LeCroy used

1116-451: The Crusoe processor. With progress having been demonstrated in the development of dynamic translation software, such as Digital's FX!32 technology, skepticism was expressed about dedicating hardware resources to running foreign binaries when such resources could be used to improve native performance instead, this also benefiting the performance of translated binaries. "PowerPC 625" was

1178-605: The IntelliStation POWER brand. The first RS/6000 models used the Micro Channel bus, later models used PCI . Some later models conformed to the PReP and CHRP standard platforms, which were co-developed with Apple and Motorola , with Open Firmware . The plan was to enable the RS/6000 to run multiple operating systems such as Windows NT , NetWare , OS/2 , Solaris , Taligent , AIX and Mac OS but in

1240-497: The PowerPC 604e -based Deep Blue supercomputer that beat world champion Garry Kasparov at chess in 1997, and the POWER3 -based ASCI White which was the fastest supercomputer in the world during 2000–2002. Many RS/6000 and subsequent pSeries machines came with a service processor, which booted itself when power was applied and continuously ran its own firmware, independent of the operating system. The service processor could call

1302-526: The fabless semiconductor company Quantum Effect Devices (QED) announced a PowerPC 603-compatible processor named " PowerPC 603q " at the Microprocessor Forum . Despite its name, it did not have anything in common with any other 603. It was a from the ground up implementation of the 32-bit PowerPC architecture targeted at the high-end embedded market developed over two years. As such, it was small, simple, energy efficient, but powerful; equaling

SECTION 20

#1732798246573

1364-463: The "Motorola MPC601", particularly one specific case of masterful Motorola marketing where the 601 was named one of Time Magazine ' s 1994 "Products of the Year" with a Motorola marking. An updated version, the PowerPC 601v or PowerPC 601+ , operating at 90 to 120 MHz was introduced in 1994. It was fabricated in a newer 0.5 μm CMOS process with four levels of interconnect, resulting in

1426-470: The 1990s. The RS/6000 family replaced the IBM RT PC computer platform in February 1990 and is the first computer line to see the use of IBM's POWER and PowerPC based microprocessors. In October 2000, the RS/6000 brand was retired for POWER-based servers and replaced by the eServer pSeries . Workstations continued under the RS/6000 brand until 2002, when new POWER-based workstations were released under

1488-480: The 88110 bus as the basis for the 60x bus helped schedules in a number of ways. It helped the Apple Power Macintosh team by reducing the amount of redesign of their support ASICs and it reduced the amount of time required for the processor designers and architects to propose, document, negotiate, and close a new bus interface (successfully avoiding the "Bus Wars" expected by the 601 management team if

1550-448: The 88110 bus or the previous RSC buses hadn't been adopted). Worthy to note is that accepting the 88110 bus for the benefit of Apple's efforts and the alliance was at the expense of the first IBM RS/6000 system design team's efforts who had their support ASICs already implemented around the RSC's totally different bus structure. This 60x bus later became a fairly long lived basic interface for

1612-502: The Apple system design team was familiar with the I/O bus structure from Motorola's 88110 and this I/O bus implementation was well defined and documented, the 601 team adopted the bus technology to improve time to market. The bus was renamed the 60x bus once implemented on the 601. These Motorola (and a small number of Apple) designers joined over 120 IBM designers in creating the 601. Using

1674-599: The BeBox. Prototypes having dual 200 MHz CPUs or four CPUs exist, but were never publicly available. The main board is in a standard AT format commonly found on PC . It used standard PC components to make it as inexpensive as possible. The I/O board offers four serial ports (9-pin D-sub ), a PS/2 mouse port , and two joystick ports (15-pin D-sub). There are four DIN MIDI ports (two in, two out), two stereo pairs of RCA connectors audio line-level input and output, and

1736-567: The FPU in the 604. The system bus was a wider and faster 128-bit memory bus called the 6XX bus . It was designed to be a system bus for multiprocessor systems where processors, caches, memory and I/O was to be connected, assisted by a system control chip. It supports both 32- and 64-bit PowerPC processors, memory addresses larger than 32 bits, and NUMA environments. It was also used in POWER3, RS64 and 601, as well as 604-based RS/6000 systems (with

1798-524: The Performa 5200 as the worst Mac of all-time. The 603 found widespread use in different embedded appliances. The performance issues of the 603 were addressed in the PowerPC 603e . The L1 cache was enlarged and enhanced to 16 KB four-way set-associative data and instruction caches. The clock speed of the processors was doubled too, reaching 200 MHz. Shrinking the fabrication process to 350 nm allowed for speeds of up to 300 MHz. This part

1860-594: The PowerPC 601 in 1993, and the second generation soon followed with the PowerPC 603, PowerPC 604 and the 64-bit PowerPC 620. The PowerPC 601 was the first generation of microprocessors to support the basic 32-bit PowerPC instruction set . The design effort started in earnest in mid-1991 and the first prototype chips were available in October 1992. The first 601 processors were introduced in an IBM RS/6000 workstation in October 1993 (alongside its more powerful multichip cousin IBM POWER2 line of processors) and

1922-630: The PowerPC 603e as the main processor. The 603e processors also power all 66 satellites in the Iridium satellite phone fleet. The satellites each contain seven Motorola/Freescale PowerPC 603e processors running at roughly 200 MHz each. A custom 603e processor is also used in the Mark 54 Lightweight Torpedo . The PowerPC 603e core, renamed G2 by Freescale , is the basis for many embedded PowerQUICC II processors, and, as such, it keeps on being developed. Freescale's PowerQUICC II SoC processors bear

BeBox - Misplaced Pages Continue

1984-585: The completely different unified I/O bus structure and SMP/ memory coherency support. New PowerPC changes, leveraging the basic RSC structure was very beneficial to reducing the uncertainty in chip area/floorplanning and timing analysis/tuning. Worth noting is that the 601 not only implemented substantial new key functions such as SMP, but it also acted as a bridge between the POWER and the future PowerPC processors to assist IBM and software developers in their transitions to PowerPC. From start of design to tape-out of

2046-576: The design leveraged a number of key technologies and project management strategies. The 601 team leveraged much of the basic structure and portions of the IBM RISC Single Chip (RSC) processor, but also included support for the vast majority of the new PowerPC instructions not in the POWER instruction set . While nearly every portion of the RSC design was modified, and many design blocks were substantially modified or completely redesigned given

2108-602: The designation MPC82xx, and come in a variety of configurations reaching 450 MHz. The G2 name is also used as a retronym for the 603e and 604 processors to align with the G3, G4, and the G5. Freescale has enhanced the 603e core, calling it e300 , in the PowerQUICC II Pro embedded processors. Larger 32/32 KB L1 caches and other performance enhancing measures were added. Freescale's PowerQUICC II Pro SoC processors bear

2170-552: The designation MPC83xx, and come in a variety of configurations reaching speeds up to 667 MHz. The e300 is also the core of the MPC5200B SoC processor that is used in the small EFIKA computer. The PowerPC 604 was introduced in December 1994 alongside the 603 and was designed as a high-performance chip for workstations and entry-level servers and as such had support for symmetric multiprocessing in hardware. The 604

2232-497: The die had an area of 311 mm . It operated at clock rates between 120 and 150 MHz, and drew 30 W at 133 MHz. A later model was built using a 0.35 μm process, enabling it to reach 200 MHz. The 620 was similar to the 604. It has a five-stage pipeline, same support for symmetric multiprocessing and the same number of execution units; a load/store unit, a branch unit, an FPU, and three integer units. With larger 32 KB instruction and data caches, support for

2294-501: The early name for the Apache series 64-bit PowerPC processors, designed by IBM based on the "Amazon" PowerPC-AS instruction set. They were later renamed " RS64 ". The designation "PowerPC 625" was never used for the final processors. "PowerPC 630" was the early name for the high end 64-bit PowerPC processor, designed by IBM to unify the POWER and PowerPC instruction sets. It was later renamed " POWER3 ", probably to distinguish it from

2356-523: The end only IBM's Unix variant AIX was used and supported on RS/6000. Linux is widely used on CHRP based RS/6000s, but support was added after the RS/6000 name was changed to eServer pSeries in 2000. The RS/6000 family also included the POWERserver servers, POWERstation workstations and Scalable POWERparallel supercomputer platform. While most machines were desktops, desksides, or rack-mounted, there were laptop models too. Famous RS/6000s include

2418-452: The first 601 prototype was just 12 months in order to push hard to establish PowerPC on the market early. In order to help the effort to rapidly incorporate the 88110 bus architecture to the 601 for the benefit of the alliance and its customers, Motorola management provided not only the 88110 bus architecture specifications, but also a handful of 88110 bus-literate designers to help with the 60x bus logic implementation and verification. Given

2480-609: The first Apple Power Macintoshes on March 14, 1994. The 601 was the first advanced single-chip implementation of the POWER/PowerPC architecture designed on a crash schedule to establish PowerPC in the marketplace and cement the AIM alliance. In order to achieve an extremely aggressive schedule while including substantially new functionality (such as substantial performance enhancements, new instructions and importantly POWER/PowerPC's first symmetric multiprocessing (SMP) implementation)

2542-433: The fourth generation PowerPC even though the architectural differences between "G3" and "G4" was small. There are hardly any sources confirming any of this though and it might be pure speculation, or a reference to a completely different processor. The " PowerPC 615 " is a PowerPC processor announced by IBM in 1994, but which never reached mass production . Its main feature was to incorporate an x86 core on die, thus making

BeBox - Misplaced Pages Continue

2604-703: The mainboard, the 37-pin D-sub "GeekPort" provides digital and analog I/O and DC power on the ISA bus : Two yellow/green vertical LED arrays, dubbed the "blinkenlights", are built into the front bezel to illustrate the CPU load. The bottommost LED on the right side indicates hard disk activity. Be called the BeBox: "the first true real-time, portable, object-oriented system that features multiple PowerPC processors, true preemptive multitasking, an integrated database, fast I/O, and

2666-432: The many variants of the 601, 603, 604, G3 , G4 and Motorola/Freescale PowerQUICC processors. The chip was designed to suit a wide variety of applications and had support for external L2 cache and symmetric multiprocessing . It had four functional units, including a floating-point unit , an integer unit , a branch unit and a sequencer unit. The processor also included a memory management unit . The integer pipeline

2728-412: The more consumer oriented "PowerPC" processors used by Apple . "PowerPC 641" , codename Habanero , is a defunct PowerPC project by IBM in the 1994–96 timeframe. It has been suggested that was the third generation PowerPC based on the 604 processor. RS/6000 The RISC System/6000 ( RS/6000 ) is a family of RISC -based Unix servers , workstations and supercomputers made by IBM in

2790-496: The more expensive 603e while drawing less power. It had an in-order, five-stage pipeline with a single integer unit, a double-precision floating-point unit (FPU) and separate 16 KB instruction and 8 KB data caches. While the integer unit was a brand new design, the FPU was derived from the R4600 to save time. It was 69 mm small using a 0.5 μm fabrication process and drew just 1.2 W at 120 MHz. The 603q

2852-534: The one used on the AS/400 machines. POWER machines typically ran AIX . Solaris, OS/2 and Windows NT were also ported to PowerPC. Later Linux was also used. Some AIX systems support IBM Web-based System Manager . Some models were marketed under the RS/6000 POWERstation and POWERserver names. The early lines were based on an IBM proprietary Micro Channel architecture ; the same architecture that

2914-478: The processor able to natively process both PowerPC and x86 instructions. An operating system running on PowerPC 615 could either choose to execute 32-bit or 64-bit PowerPC instructions, 32-bit x86 instructions or a mix of three. Mixing instructions would involve a context switch in the CPU with a small overhead. The only operating systems that supported the 615 were Minix and a special development version of OS/2 . It

2976-547: The smaller processor caches. As a result, Apple chose to only use the 603 in its low-cost desktop Performa line. This caused the delay of the Apple PowerBook 5300 and PowerBook Duo 2300 , as Apple chose to wait for a processor revision. Apple's use of the 603 in the Performa 5200 line led to the processor getting a poor reputation. Aside from the issue of 68K emulation performance, the Performa machines shipped with

3038-399: The time called Be Machine) had two 25 MHz AT&T Hobbit processors and three AT&T 9308S DSPs . In 2009, a rare prototype of the BeBox with Hobbit processors was sold at an auction. Craftworks Solutions developed Be_Linux for the BeBox. Craftworks and Be Inc. announced in 1996 that they would work together to bring Be_Linux to the BeBox. PowerPC 603 The PowerPC 600 family

3100-407: Was 121 mm large and contained 2.8 million transistors. The 601 has a 32 KB unified L1 cache , a capacity that was considered large at the time for an on-chip cache. Thanks partly to the large cache it was considered a high performance processor in its segment, outperforming the competing Intel Pentium . The PowerPC 601 was used in the first Power Macintosh computers from Apple , and in

3162-404: Was 148 mm or 96 mm large, manufactured by Motorola and IBM respectively, drawing 16–18 W at 233 MHz. It operated at speeds between 166 and 233 MHz and supported a memory bus up to 66 MHz. The PowerPC 604ev , 604r or "Mach 5" was introduced in August 1997 and was essentially a 604e fabricated by IBM and Motorola with a newer process, reaching higher speeds with

SECTION 50

#1732798246573

3224-401: Was 330 mm large and manufactured by IBM on a 0.35 μm process. It was pin compatible with Intel 's Pentium processors and comparable in speed. The processor was introduced only as a prototype and the program was killed in part by the fact that Microsoft never supported the processor. Engineers working on the PowerPC 615 would later find their way to Transmeta , where they worked on

3286-492: Was an advanced design for its day, being one of the first microprocessors to offer dual issue (up to three with branch folding) and out-of-order execution combined with low power consumption of 2.2 W and a small die of 85 mm . It was designed to be a low cost, low power processor for portable applications. One of the main features was power saving functions (doze, nap and sleep mode) that could dramatically reduce power requirements, drawing only 2 mW in sleep mode. The 603 has

3348-434: Was designed for Motorola, but they withdrew from the contract before the 603q went into full production. As a result, the 603q was canceled as QED could not continue to market the processor since they lacked a PowerPC license of their own. "PowerPC 613" seems to be a name Motorola had given a third generation PowerPC. It supposedly was renamed " PowerPC 750 " in response to Exponential Technology 's x704 processor that

3410-453: Was designed to outgun the 604 by a wide margin. There are hardly any sources confirming any of this though and it might be pure speculation, or a reference to a completely different processor. Similar to PowerPC 613, the "PowerPC 614" might have been a name given by Motorola to a third generation PowerPC, and later renamed by the same reason as 613. It's been suggested that the part was renamed " PowerPC 7400 ", and Motorola even bumped it to

3472-533: Was four stages long, the branch pipeline two stages long, the memory pipeline five stages long, and the floating-point pipeline six stages long. First launched in IBM systems in the fall of 1993, it was marketed by IBM as the PPC601 and by Motorola as the MPC601. It operated at speeds ranging from 50 to 80 MHz. It was fabricated using a 0.6 μm CMOS process with four levels of aluminum interconnect . The die

3534-455: Was introduced in July 1996 and added a condition register unit and separate 32 KB data and instruction L1 caches among other changes to its memory subsystem and branch prediction unit, resulting in a 25% performance increase compared to its predecessor. It had 5.1 million transistors and was manufactured by IBM and Motorola on a 0.35 μm CMOS process with five levels of interconnect. The die

3596-567: Was the first family of PowerPC processors built. They were designed at the Somerset facility in Austin, Texas , jointly funded and staffed by engineers from IBM and Motorola as a part of the AIM alliance . Somerset was opened in 1992 and its goal was to make the first PowerPC processor and then keep designing general purpose PowerPC processors for personal computers . The first incarnation became

3658-432: Was the first implementation of the entire 64-bit PowerPC architecture. It was a second generation PowerPC alongside the 603 and 604, but geared towards the high-end workstation and server market. It was powerful on paper and was initially supposed to be launched alongside its brethren but it was delayed until 1997. When it did arrive, the performance was comparably poor and the considerably cheaper 604e surpassed it. The 620

3720-441: Was therefore never produced in large quantities and found very little use. The sole user of PowerPC 620 was Groupe Bull in its Escala UNIX machines, but they didn't deliver any large numbers. IBM, which intended to use it in workstations and servers, decided to wait for the even more powerful RS64 and POWER3 64-bit processors instead. The 620 was produced by Motorola in a 0.5 μm process. It had 6.9 million transistors and

3782-730: Was used extensively in Apple 's high-end systems and was also used in Macintosh clones , IBM's low-end RS/6000 servers and workstations, Amiga accelerator boards, and as an embedded CPU for telecom applications. The 604 is a superscalar processor capable of issuing four instructions simultaneously. The 604 has a six-stage pipeline and six execution units that can work in parallel, finishing up to six instructions every cycle. Two simple and one complex integer units , one floating-point unit , one branch-processing unit managing out-of-order execution and one load/store unit. It has separate 16 KB data and instruction L1 caches. The external interface

SECTION 60

#1732798246573

3844-474: Was used in the high end PS/2 x86 desktop line. MCA-based lines were produced until 1999. These workstations were marketed under the PowerStation name. This type was for Xstations, IBM's line of X terminal . The 380, 390, and 39H servers correspond to the 3AT, 3BT, and 3CT workstations. The 7016-730 model was a version of 7013-530 model, but with licensed by Silicon Graphics graphics card. Uses

#572427